[dts-test-report] |FAILURE| pw(107028) sid(21527) job(DTS_AUTO_489) [V4] test_plans/cvl_switch_filter: add test plan for cvl qinq switch filter support l4

sys_stv at intel.com sys_stv at intel.com
Tue Feb 8 15:28:11 CET 2022


Test-Label: Intel-dts-doc-test
Test-Status: FAILURE
http://dpdk.org/patch/107028
Subject: [V4] test_plans/cvl_switch_filter: add test plan for cvl qinq switch filter support l4

_Testing issues_

Diff:
	test_plans/cvl_switch_filter_test_plan.rst

DPDK:
	commit 0e4dc6af06228c8504a5538512cb31ed7bf6cc23
	Author: Zhihong Wang <wangzhihong.wzh at bytedance.com>
	Date:   Tue Dec 14 11:30:16 2021 +0800
	Comment: ring: fix overflow in memory size calculation

DTS:
	commit 01d33c36cd9f54db3a50ee2521354292c68b3fda
	Author: Hailin Xu <hailinx.xu at intel.com>
	Date:   Mon Jan 17 23:41:04 2022 +0800
	Comment: tests/cvl_flow_priority: add pf flow priority cases

DOC test failed information:
reading sources... [ 99%] vxlan_gpe_support_in_i40e_test_plan
reading sources... [100%] vxlan_test_plan

cvl_switch_filter_test_plan.rst:4854: WARNING: Title level inconsistent:

Test Steps
~~~~~~~~~~
cvl_switch_filter_test_plan.rst:4922: WARNING: Title level inconsistent:

Test Steps
~~~~~~~~~~
cvl_switch_filter_test_plan.rst:4990: WARNING: Title level inconsistent:

Test Steps
~~~~~~~~~~
cvl_switch_filter_test_plan.rst:5058: WARNING: Title level inconsistent:

Test Steps
~~~~~~~~~~
cvl_switch_filter_test_plan.rst:5128: WARNING: Title level inconsistent:

Test Steps
~~~~~~~~~~
cvl_switch_filter_test_plan.rst:5161: WARNING: Literal block expected; none found.
cvl_switch_filter_test_plan.rst:5190: WARNING: Title level inconsistent:

Test Steps
~~~~~~~~~~
DPDK STV team


More information about the dts-test-report mailing list