# DPDK performance Lessons learned in vRouter Stephen Hemminger stephen@networkplumber.org @networkplumber #### Architecture ## Lcore Assignment #### Internal Instrumentation Dataplane CPU activity | Core | Interface | RX Rate | TX Rate | Idle | |------|-----------|---------|---------|------| | | | | | | | 1 | p1p1 | 14.9M | | 0 | | 2 | p1p1 | 0 | | 250 | | 3 | p33p1 | 0 | | 250 | | 4 | p33p1 | 1 | | 250 | | 5 | p1p1 | | 0 | 250 | | 6 | p33p1 | | 11.9M | 1 | ### Idle sleep - 100% Poll → 100% CPU - CPU power limits - No Turbo boost - PCI bus overhead - Small sleep's - 0 250us - Based on activity #### Link state - TAP device created by dataplane - LINK UP/DOWN - When change - 5sec interval - Updates statistics - Acts as keepalive ## Slowpath - Packets placed in DPDK rte\_ring - Wakeup via eventfd - Shadow thread - Poll's for event or kernel packets - Packet's received - Sent to kernel via TAP device - Local packets - injected into Tx Thread #### Perf – active thread ``` Samples: 16K of event 'cycles', Event count (approx.): 11763536471 14.93% dataplane [.] ip_input 10.04% dataplane [.] ixgbe xmit pkts 7.69% dataplane [.] ixqbe recv pkts 7.05% dataplane [.] T.240 6.82% dataplane [.] fw action in 6.61% dataplane [.] fifo enqueue [.] flow action_fw 6.44% dataplane 6.35% dataplane [.] fw action out 3.92% dataplane [.] ip hash 3.69% dataplane [.] cds lfht lookup 2.45% [.] send packet dataplane 2.45% dataplane [.] bit reverse ulong ``` #### Performance rules - No syscall's - No mutex's - Avoid using spinlock - Real-time SCH\_FIFO #### TSC counter ``` CPU stall while(1) cur tsc = rte rdtsc(); diff tsc = cur tsc - prev tsc; if (unlikely(diff tsc > drain tsc)) { for (portid = 0; portid < RTE MAX ETHPORTS; portid++) { send burst(qconf, qconf->tx mbufs[portid].len, portid); ``` Heisenburg: observing performance slows it down ``` fw_action_in ``` ``` struct ip fw args fw args = { m = m .client = client, .oif = NULL }; 1.54 | 1d: movzbl %sil,%esi 0.34 mov %rsp,%rdi 0.04 mov $0x13, ecx 0.16 %eax, %eax XOY 57.66 rep stos %rax, %es: (%rdi) 4.68 %esi,0x90(%rsp) mov 20.45 mov %r9,(%rsp) ``` ## Why is QoS slow? ``` static inline void rte sched port time resync(struct rte sched port *port) { uint64 t cycles = rte get tsc cycles(); uint64 t cycles diff = cycles - port->time cpu cycles; double bytes diff = ((double) cycles diff) / port->cycles per byte; /* Advance port time */ port->time cpu cycles = cycles; port->time cpu bytes += (uint64 t) bytes diff; ``` #### Mutual Exclusion #### Locking - Reader/Writer lock is expensive - Read lock has more overhead than spin lock - Posix locks even more expensive #### Userspace RCU - Don't modify, create and destroy - Impacts thread model ## Longest Prefix Match #### LPM issues - Prefix → 8 bit next hop - Missing barriers - Rule update - Fixed size /8 table Q & A ## Thank you Stephen Hemminger stephen@networkplumber.org @networkplumber